# DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD 

## General Description

The MAX17103 includes a high-performance step-up regulator, a 350 mA low-dropout linear regulator, a highspeed operational amplifier, a negative linear regulator controller, and a high-voltage, level-shifting scan driver. The device is optimized for thin-film transistor (TFT) liq-uid-crystal display (LCD) applications.
The step-up DC-DC converter provides the regulated supply voltage for panel source driver ICs. The high 1.2 MHz switching frequency allows the use of ultrasmall inductors and ceramic capacitors. The currentmode control architecture provides fast-transient response to pulsed loads typical of source driver loads. The step-up regulator features an adjustable soft-start and an adjustable cycle-by-cycle current limit.
The high-current operational amplifier is designed to drive the LCD backplane (VCOM). The amplifier features high output current ( $\pm 200 \mathrm{~mA}$ ), fast slew rate ( $50 \mathrm{~V} / \mu \mathrm{s}$ ), wide bandwidth ( 12 MHz ), and rail-to-rail inputs and outputs.
The low-voltage LDO linear regulator has an integrated $0.8 \Omega$ pass element and can provide at least 350 mA . The output voltage is accurate within $\pm 1 \%$.
The high-voltage, level-shitting scan driver is designed to drive the TFT panel gate drivers. Its three outputs can swing up to 40 V (max) to swiftly drive capacitive loads. To save power, the two complementary outputs are designed to allow charge sharing during state changes.
The MAX17103 is available in a 32 -pin, $5 \mathrm{~mm} \times 5 \mathrm{~mm}$, thin QFN package with a maximum thickness of 0.8 mm for thin LCD panels.

Applications
Notebook Computer Displays

## Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE |
| :--- | :--- | :---: |
| MAX17103ETJ + | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 32 Thin QFN-EP* |
| AUO-P1721.14 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 32 Thin QFN-EP |

+Denotes lead(Pb)-free/RoHS-compliant package.
*EP = Exposed pad.

- 2.3 V to 5.5 V IN Supply Voltage Range
- 1.2 MHz Current-Mode Step-Up Regulator Fast-Transient Response High-Accuracy Reference (1\%) Integrated 16V, 2A, 200m $\Omega$ MOSFET High Efficiency (> 85\%) Adjustable Cycle-by-Cycle Current Limit
- High-Performance Operational Amplifier 200mA Output Short-Circuit Current 50V/ $\mu \mathrm{s}$ Slew Rate 12MHz, -3dB Bandwidth
- Low-Dropout Linear Regulator High-Accuracy Output Voltage (1.0\%)
- High-Voltage Drivers with Scan Logic +35 V to -15 V Outputs 40V (Max) Swing
- Linear Regulator Controller for Gate-Off Supply
- Thermal-Overload Protection
- 32-Pin, 5mm x 5mm, Thin QFN Package

Simplified Operating Circuit


Pin Configuration appears at end of data sheet.

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD

## ABSOLUTE MAXIMUM RATINGS




Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

( $\mathrm{V}_{\mathrm{IN}}=+3 \mathrm{~V}$, Circuit of Figure 1, $\mathrm{V}_{\text {OPAS }}=+8.5 \mathrm{~V}, \mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}$ to $+\mathbf{8 5}{ }^{\circ} \mathbf{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IN Input-Voltage Range |  | 2.3 |  | 5.5 | V |
| IN Undervoltage Lockout | $\mathrm{V}_{\text {IN }}$ rising, typical hysteresis $=150 \mathrm{mV}$ | 1.80 | 2.00 | 2.20 | V |
| IN Standby Current | $\mathrm{V}_{\mathrm{ENA}}=0, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{GHON}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{GL}}=0$ |  | 0.7 | 2 | mA |
| GHON Standby Current | $\mathrm{V}_{\mathrm{ENA}}=0, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{GHON}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{GL}}=0$ |  | 100 | 200 | $\mu \mathrm{A}$ |
| OPAS Shutdown Current | $\mathrm{V}_{\mathrm{ENA}}=0, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{GHON}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{GL}}=0$ |  | 10 | 30 | $\mu \mathrm{A}$ |
| IN Quiescent Current | $\mathrm{V}_{\mathrm{FB}}=1.3 \mathrm{~V}$, LX not switching |  | 1 | 2.5 | mA |
|  | $V_{F B}=1.2 \mathrm{~V}, \mathrm{LX}$ switching |  | 2 | 4 |  |
| Duration to Trigger Fault Condition |  |  | 160 |  | ms |
| Thermal Shutdown | Temperature rising |  | +160 |  | ${ }^{\circ} \mathrm{C}$ |
| REFERENCE |  |  |  |  |  |
| REF Output Voltage | No external load | 1.227 | 1.240 | 1.252 | V |
| REF Load Regulation | $0<1$ LOAD $<50 \mu \mathrm{~A}$ |  |  |  | mV |
| REF Sink Current | In regulation | -20 |  | +10 | $\mu \mathrm{A}$ |
| STEP-UP REGULATOR |  |  |  |  |  |
| Output-Voltage Range |  | VIN |  | 15 | V |
| Frequency |  | 1000 | 1200 | 1400 | kHz |
| Oscillator Maximum Duty Cycle |  | 91 | 94 | 97 | \% |
| FB Regulation Voltage | No load | 1.227 | 1.240 | 1.252 | V |
| FB Fault Trip Level | Falling edge | 1.05 | 1.10 | 1.15 | V |
| Overvoltage Protection | OPAS rising (Note 1) | 16.5 | 17 | 18 | V |
| FB Load Regulation | $0<1$ load < full load, transient only |  | -0.5 |  | \% |
| FB Line Regulation | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 0.1 | 0.15 | \%N |
|  | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 0.2 |  |
| FB Input Bias Current | $\mathrm{V}_{\mathrm{FB}}=1.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 65 | 200 | nA |
| FB Transconductance | $\Delta \mathrm{l}= \pm 2.5 \mu \mathrm{~A}$ at COMP, FB $=\mathrm{COMP}$ | 75 | 160 | 280 | $\mu \mathrm{S}$ |
| FB Voltage Gain | FB to COMP |  | 700 |  | VN |
| LX Current Limit | $\mathrm{V}_{\mathrm{FB}}=1.2 \mathrm{~V}$, duty cycle $=60 \%, \mathrm{R}_{\mathrm{ENA}}=10 \mathrm{k} \Omega, \mathrm{V}$ LDOO $=2.5 \mathrm{~V}$ | 1.6 | 2 | 2.4 | A |

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{I N}=+3 \mathrm{~V}\right.$, Circuit of Figure 1, $\mathrm{V}_{\text {OPAS }}=+8.5 \mathrm{~V}, \mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}$ to $+\mathbf{8 5}{ }^{\circ} \mathbf{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LX On-Resistance | $\mathrm{LLX}=1 \mathrm{~A}$ |  | 0.200 | 0.500 | $\Omega$ |
| LX Leakage Current | $\mathrm{V}_{\mathrm{LX}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 10 | 20 | $\mu \mathrm{A}$ |
| Current-Sense Transresistance |  | 0.10 | 0.20 | 0.30 | V/A |
| Soft-Start Pullup Current |  | 2 | 4 | 6 | $\mu \mathrm{A}$ |
| GATE-OFF LINEAR REGULATOR CONTROLLER |  |  |  |  |  |
| FBN Fault Trip Level | $V_{\text {FBN }}$ rising | 370 | 420 | 470 | mV |
| FBN Regulation Voltage | IDRVN $=100 \mu \mathrm{~A}$ | -20 |  | +20 | mV |
| FBN Line-Regulation Error | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{IDRVN}=100 \mu \mathrm{~A}$ | -6 | 0 | +6 | mV |
| FBN Input Bias Current | $\mathrm{V}_{\text {FBN }}=0, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | -200 |  | +200 | nA |
| FBN Effective Load Regulation Error (Transconductance) | $V_{\text {DRVN }}=-10 \mathrm{~V}, \mathrm{I}_{\text {DRVN }}=50 \mu \mathrm{~A}$ to 1 mA |  | 11 | 25 | mV |
| DRVN Source Current | $\mathrm{V}_{\text {FBN }}=300 \mathrm{mV}, \mathrm{V}_{\text {DRVN }}=-10 \mathrm{~V}$ | 1 | 4 | 10 | mA |
| DRVN Off-Leakage Current | $\mathrm{V}_{\text {FBN }}=0, \mathrm{~V}_{\text {DRVN }}=-15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 10 | 20 | $\mu \mathrm{A}$ |
| Startup Delay from $\mathrm{V}_{\mathrm{FB}}=90 \%$ |  |  | 32 |  | ms |
| Soft-Start Period |  |  | 3 |  | ms |
| GD SWITCH CONTROL |  |  |  |  |  |
| GD Pulldown Resistor | UVLO or $\overline{\text { RST }}$ asserted |  |  | 100 | $\Omega$ |
| GD Pullup Resistor | UVLO and $\overline{\mathrm{RST}}$ unasserted |  |  | 100 | $\Omega$ |
| GD Low Voltage Level | UVLO or $\overline{\text { RST }}$ asserted, VGHON > 11V | $\begin{aligned} & \text { VGHON } \\ & -12 \end{aligned}$ | $\begin{gathered} \text { VGHON } \\ -11 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{GHON}} \\ -8 \end{gathered}$ | V |
| GD High Voltage Level | UVLO and $\overline{\mathrm{RST}}$ unasserted, $\mathrm{V}_{\mathrm{GH}}$ ( ${ }^{\text {a }}>8 \mathrm{~V}$ |  |  | $\mathrm{V}_{\mathrm{GHON}}$ | V |
| VCOM BUFFER |  |  |  |  |  |
| Supply Voltage (VOPAS) |  | 6 |  | 15 | V |
| Input Bias Current | $\mathrm{V}_{\text {POS }}=\mathrm{V}_{\text {OPAS }} / 2, \mathrm{~T}_{\text {A }}=+25^{\circ} \mathrm{C}$ | -50 |  | +50 | nA |
| OPAS Supply Current | $\mathrm{V}_{\text {POS }}=\mathrm{V}_{\text {OPAS }} / 2$, no load |  | 3 | 5 | mA |
| Output-Voltage Swing High | IOUT $=100 \mu \mathrm{~A}$ | $\begin{aligned} & \text { VopAS } \\ & -20 \\ & \hline \end{aligned}$ | VOPAS $-5$ |  | mV |
|  | IOUT $=75 \mathrm{~mA}$ | $\begin{gathered} \text { VOPAS } \\ -1.5 \end{gathered}$ | $\begin{gathered} \text { VOPAS } \\ -1.3 \end{gathered}$ |  | V |
| Output-Voltage Swing Low | IOUT $=100 \mu \mathrm{~A}$ |  | 2 | 20 | mV |
|  | IOUT $=75 \mathrm{~mA}$ |  | 1.5 | 1.8 | V |
| Slew Rate | 5 V pulse at POS; both rising and falling edges | 12 | 50 |  | V/us |
| -3dB Bandwidth | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ |  | 12 |  | MHz |
| Short-Circuit Current | Short to V $\mathrm{OPAS} / 2$, sourcing and sinking | 115 | 200 |  | mA |
| Input Offset Voltage |  | -15 |  | +15 | mV |
| Gain-Bandwidth Product |  |  | 8 |  | MHz |
| VOLTAGE DETECTOR |  |  |  |  |  |
| Minimum VIN Operating Voltage |  | 1.6 |  | 5.5 | V |
| VDET Input Bias Current | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{VDET}=1.3 \mathrm{~V}$ | -1 |  | +1 | $\mu \mathrm{A}$ |
| VDET Threshold | VDET falling, hysteresis $=50 \mathrm{mV}$ | 1.078 | 1.1 | 1.122 | V |
| Adjustable Delay Time Coefficient (K) | $\mathrm{T}=120 \mathrm{k} \Omega$ | 80 | 120 | 160 | $\mathrm{k} \Omega$ |
| $\overline{\text { RST S Sink Current }}$ | $V_{\text {RST }}=0.4 \mathrm{~V}$ | 1 | 8 |  | mA |

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{I N}=+3 \mathrm{~V}\right.$, Circuit of Figure 1, VOPAS $=+8.5 \mathrm{~V}, \mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}$ to $+\mathbf{8 5}{ }^{\circ} \mathbf{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LEVEL SHIFTERS |  |  |  |  |  |
| GHON-to-VGL Voltage Range | $\mathrm{V}_{\text {GHON }}$ - VVGL |  |  | 40 | V |
| GHON Input-Voltage Range |  | 12 |  | 35 | V |
| VGL Input-Voltage Range |  | -15 |  | -3 | V |
| GHON Supply Current | $\mathrm{V}_{\mathrm{GH}}$ ( ${ }^{\text {a }}=23 \mathrm{~V}, \mathrm{CK}, \mathrm{XCK}$, ST are low |  | 1 | 2.1 | mA |
| VGL Supply Current | VVGL $=-6 \mathrm{~V}, \mathrm{CK}, \mathrm{XCK}$, ST are low |  | 1 | 2 | mA |
| CKH, XCKH, STH Output-Voltage Low | Iout $=10 \mathrm{~mA}(5 \Omega \mathrm{typ})$ |  | $\begin{gathered} \text { VVGL } \\ +0.05 \end{gathered}$ | $\begin{gathered} \text { VVGL } \\ +0.25 \end{gathered}$ | V |
| CKH, XCKH, STH Output-Voltage High | IOUT $=10 \mathrm{~mA}(20 \Omega \mathrm{typ})$ | $\begin{gathered} \mathrm{V}_{\mathrm{GHON}} \\ -0.5 \end{gathered}$ | $\begin{gathered} \hline \mathrm{V}_{\mathrm{GHON}} \\ -0.2 \end{gathered}$ |  | V |
| CKH, XCKH, STH Rise Time | $\begin{aligned} & \text { CLOAD }=5 n \mathrm{nF}, \mathrm{CS}=\text { high, } \mathrm{V}_{\mathrm{GH}} \mathrm{CN}=25 \mathrm{~V}, \mathrm{~V} \text { VGL }=-15 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ |  | 0.75 | 0.25 | $\mu \mathrm{s}$ |
|  | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 2 |  |
| CKH, XCKH, STH Fall Time | $C_{L O A D}=5 n F, C S=$ high, $\mathrm{V}_{\text {GHON }}=25 \mathrm{~V}, \mathrm{~V} \mathrm{VGL}=-15 \mathrm{~V}$ |  | 0.5 | 1 | $\mu \mathrm{s}$ |
| CK-to-CKH, XCK-to-XCKH, ST-to-STH, Rising Edge Propagation Delay | CLOAD $=100 \mathrm{pF}$ |  | 60 |  | ns |
| CK-to -CKH, XCK-to-XCKH, ST to STH, Falling Edge Propagation Delay | CLOAD $=100 \mathrm{pF}$ |  | 60 |  | ns |
| CKH, XCKH Maximum Operating Frequency |  |  |  | 100 | kHz |
| VGLC Output-Voltage Low | IOUT $=10 \mathrm{~mA}$ |  | $\begin{gathered} \hline \text { VGGL } \\ +0.07 \end{gathered}$ | $\begin{gathered} \text { VVGL } \\ +0.25 \end{gathered}$ | V |
| VGLC Output-Voltage High | IOUT $=10 \mathrm{~mA}$ | $\begin{gathered} \hline \mathrm{V}_{\mathrm{GHON}} \\ -0.5 \end{gathered}$ | $\begin{gathered} \hline \mathrm{V}_{\mathrm{GHON}} \\ -0.2 \end{gathered}$ |  | V |
| CHARGE-SHARING FUNCTION |  |  |  |  |  |
| QS-to-CKH On-Resistance | $\begin{aligned} & \mathrm{VGHON}=24 \mathrm{~V}, \mathrm{~V} \mathrm{VGL}=-6 \mathrm{~V} ; \mathrm{V}_{\mathrm{CKH}}=\mathrm{V} \times \text { CKH }=10 \mathrm{~V}, \\ & \mathrm{CS}=\text { low } \end{aligned}$ |  | 200 | 400 | $\Omega$ |
| CS-to-CKH/QS Propagation Delay |  |  | 100 |  | ns |
| GHON - QS Switch Leakage Current | $\mathrm{CS}=$ low, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | 1 | mA |
| LOW-DROPOUT LINEAR REGULATOR |  |  |  |  |  |
| Dropout Voltage | $\mathrm{V}_{\text {IN }}=3.3 \mathrm{~V}, \mathrm{~V}$ LDOADJ $=1.1 \mathrm{~V}$, I $\mathrm{IOUT}=0.35 \mathrm{~A}$ |  | 300 | 500 | mV |
| LDOADJ Feedback Voltage |  | 1.227 | 1.24 | 1.252 | V |
| Current Limit | $\mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {LDOADJ }}=1.0 \mathrm{~V}$ | 0.4 | 0.55 | 0.7 | A |
| LDOADJ Line Regulation | $\mathrm{V}_{\mathrm{IN}}=2.8 \mathrm{~V}$ to 5.5 V , I OUT $=100 \mathrm{~mA} ; \mathrm{V}_{\mathrm{LDOO}}=2.5 \mathrm{~V}$ |  | 0.1 | 0.3 | \%N |
| LDOADJ Load Regulation | IOUT $=1 \mathrm{~mA}$ to 300 mA , V V LOO $=2.5 \mathrm{~V}$ |  | 0.2 | 0.5 | \%N |
| LDOADJ Input Bias Current | $V_{\text {LDOADJ }}=1.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 100 | 200 | nA |
| DIGITAL INPUTS |  |  |  |  |  |
| ENA, CS, CK, XCK, ST Input High |  | 1.5 |  |  | V |
| ENA, CS, CK, XCK, ST Input Low |  |  |  | 0.6 | V |
| CS, ST, CK, XCK Input Current | $\mathrm{CK}, \mathrm{XCK}, \mathrm{ST}=\mathrm{V}_{\text {IN }}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | -1 |  | +1 | $\mu \mathrm{A}$ |

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD

## ELECTRICAL CHARACTERISTICS

$\left(\mathrm{V}\right.$ IN $=+3 \mathrm{~V}$, Circuit of Figure 1, V OPAS $=+8.5 \mathrm{~V}, \mathbf{T} \mathbf{A}=\mathbf{- 4 0} \mathbf{}{ }^{\circ} \mathbf{C}$ to $+\mathbf{8 5}{ }^{\circ} \mathbf{C}$, unless otherwise noted.) (Note 2)

| PARAMETER | CONDITIONS | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| IN Input-Voltage Range | (Note 1) | 2.3 | 5.5 | V |
| IN Undervoltage-Lockout Threshold | $\mathrm{V}_{\text {IN }}$ rising, typical hysteresis $=150 \mathrm{mV}$ | 1.80 | 2.20 | V |
| IN Standby Current | $\mathrm{V}_{\mathrm{ENA}}=0, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{GH}} \mathrm{CN}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{GL}}=0$ |  | 2 | mA |
| IN Quiescent Current | $V_{\text {FB }}=1.3 \mathrm{~V}, \mathrm{LX}$ not switching |  | 2.5 | mA |
|  | $V_{F B}=1.2 \mathrm{~V}$, LX switching |  | 4 |  |
| GHON Standby Current | $\mathrm{V}_{\mathrm{ENA}}=0, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{GHON}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{GL}}=0$ |  | 200 | $\mu \mathrm{A}$ |
| OPAS Shutdown Current | $\mathrm{V}_{\mathrm{ENA}}=0, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{GHON}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{GL}}=0$ |  | 30 | $\mu \mathrm{A}$ |
| REFERENCE |  |  |  |  |
| REF Output Voltage | No external load | 1.227 | 1.252 | V |
| REF Load Regulation | $0<1$ LOAD $<50 \mu \mathrm{~A}$ |  | 20 | mV |
| REF Sink Current | In regulation |  | 10 | $\mu \mathrm{A}$ |
| STEP-UP REGULATOR |  |  |  |  |
| Output-Voltage Range |  | VIN | 15 | V |
| Frequency |  | 1000 | 1400 | kHz |
| Oscillator Maximum Duty Cycle |  | 91 | 97 | \% |
| FB Regulation Voltage | No load, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1.227 | 1.252 | V |
| FB Fault Trip Level | Falling edge (Note 2) | 1.05 | 1.15 | V |
| FB Line Regulation | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ to 5.5 V |  | 0.2 | \%N |
| FB Transconductance | $\Delta \mathrm{I}= \pm 2.5 \mu \mathrm{~A}$ at COMP, FB $=$ COMP | 75 | 280 | $\mu \mathrm{S}$ |
| LX Current Limit | $\begin{array}{\|l} \mathrm{V}_{\mathrm{FB}}=1.2 \mathrm{~V}, \text { duty cycle }=60 \%, \mathrm{R}_{\mathrm{ENA}}=10 \mathrm{k} \Omega, \\ \mathrm{~V}_{\mathrm{LDOO}}=2.5 \mathrm{~V} \end{array}$ | 1.6 | 2.4 | A |
| LX On-Resistance | $\mathrm{LLX}=1 \mathrm{~A}$ |  | 0.5 | $\Omega$ |
| Current-Sense Transresistance |  | 0.10 | 0.30 | V/A |
| Soft-Start Pullup Current |  | 2 | 6 | $\mu \mathrm{A}$ |
| GATE-OFF LINEAR-REGULATOR CONTROLLER |  |  |  |  |
| FBN Fault Trip Level | $V_{\text {FBN }}$ rising (Note 2) | 370 | 470 | mV |
| FBN Regulation Voltage | IDRVN $=100 \mu \mathrm{~A}$ | -20 | +20 | mV |
| FBN Line-Regulation Error | V IN $=2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{I} \mathrm{DRVN}=100 \mu \mathrm{~A}$ | -6 | +6 | mV |
| FBN Effective Load-Regulation Error (Transconductance) | $V_{\text {DRVN }}=-10 \mathrm{~V}, I_{\text {DRVN }}=50 \mu \mathrm{~A}$ to 1 mA |  | 25 | mV |
| DRVN Source Current | $\mathrm{V}_{\text {FBN }}=300 \mathrm{mV}, \mathrm{V}_{\text {DRVN }}=-10 \mathrm{~V}$ | 1 | 10 | mA |
| GD SWITCH CONTROL |  |  |  |  |
| GD Pulldown Resistor | UVLO or $\overline{\text { RST }}$ asserted |  | 100 | $\Omega$ |
| GD Pullup Resistor | UVLO and $\overline{\mathrm{RST}}$ unasserted |  | 100 | $\Omega$ |
| GD Low-Voltage Level | UVLO or $\overline{\text { RST }}$ asserted, VGHON $>11 \mathrm{~V}$ | $\begin{gathered} \mathrm{V}_{\mathrm{GHON}} \\ -13.5 \end{gathered}$ | $\begin{gathered} \hline \mathrm{V}_{\mathrm{GHON}} \\ -8 \\ \hline \end{gathered}$ | V |
| GD High-Voltage Level | UVLO and $\overline{\mathrm{RST}}$ unasserted, $\mathrm{V}_{\mathrm{GHON}}>8 \mathrm{~V}$ |  | $\mathrm{V}_{\mathrm{GHON}}$ | V |

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD

## ELECTRICAL CHARACTERISTICS (continued)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VCOM BUFFER |  |  |  |  |  |
| Supply Voltage | Vopas | 6 |  | 15 | V |
| OPAS Supply Current | VPOS = Vopas/2, no load |  |  | 5 | mA |
| Output-Voltage Swing High | IOUT $=100 \mu \mathrm{~A}$ | $\begin{aligned} & \text { VOPAS } \\ & -0.02 \end{aligned}$ | VOPAS <br> - 0.005 |  | V |
|  | IOUT $=75 \mathrm{~mA}$ | $\begin{gathered} \text { VOPAS } \\ -1.5 \end{gathered}$ |  |  |  |
| Output-Voltage Swing Low | IOUT $=100 \mu \mathrm{~A}$ |  |  | 20 | mV |
|  | IOUT $=75 \mathrm{~mA}$ |  |  | 1.8 | V |
| Slew Rate |  | 12 |  |  | V/us |
| Short-Circuit Current | Short to VOPAS/2, sourcing | 115 |  |  | mA |
|  | Short to VOPAS/2, sinking | 115 |  |  |  |
| Input Offset Voltage |  | -15 |  | +15 | mV |
| VOLTAGE DETECTOR |  |  |  |  |  |
| Operating Voltage |  | 1.6 |  | 5.5 | V |
| VDET Input Bias Current | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | -1 |  | +1 | $\mu \mathrm{A}$ |
| VDET Threshold | VDET falling, hysteresis $=50 \mathrm{mV}$ | -2\% |  | +2\% | V |
| Adjustable Delay Time Coefficient K | $\mathrm{TD}=\mathrm{k}(\Omega) \times \mathrm{C}$ (F) | 80 |  | 160 | $\mathrm{k} \Omega$ |
| $\overline{\text { RST Sink Current }}$ | $\mathrm{V}_{\mathrm{RST}}=0.4 \mathrm{~V}$ | 1 |  |  | mA |
| LEVEL SHIFTERS |  |  |  |  |  |
| GHON-to-VGL Voltage Range | VGHON - VVGL |  |  | 40 | V |
| GHON Input-Voltage Range |  | 12 |  | 35 | V |
| VGL Input-Voltage Range |  | -15 |  | -3 | V |
| GHON Supply Current ( $\mathrm{V}_{\mathrm{GH}}$ ON $=23 \mathrm{~V}$ ) | CK, XCK, ST are low |  |  | 2 | mA |
| VGL Supply Current (VVGL $=-6 \mathrm{~V}$ ) | CK, XCK, ST are low |  |  | 2 | mA |
| CKH, XCKH, STH Output-Voltage Low | IOUT $=10 \mathrm{~mA}$ ( $7 \Omega \mathrm{typ}$ ) |  |  | $\begin{aligned} & \text { VVGL } \\ & +0.25 \end{aligned}$ | V |
| CKH, XCKH, STH Output-Voltage High | IOUT $=10 \mathrm{~mA}(20 \Omega \mathrm{typ})$ | $\begin{gathered} \mathrm{V}_{\mathrm{GHON}} \\ -0.5 \end{gathered}$ |  |  | V |
| CKH, XCKH, STH Rise Time | CLOAD $=5 \mathrm{nF}, \mathrm{CS}=$ high, $\mathrm{V}_{\mathrm{GH}}$ ( ${ }^{\text {a }}=25 \mathrm{~V}, \mathrm{VVGL}=-15 \mathrm{~V}$ |  |  | 2 | $\mu \mathrm{s}$ |
| CKH, XCKH, STH Fall Time | CLOAD $=5 \mathrm{nF}, \mathrm{CS}=$ high, $\mathrm{V}_{\mathrm{GHON}}=25 \mathrm{~V}, \mathrm{VVGL}=-15 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{s}$ |
| CKH, XCKH Maximum Operating Frequency |  |  |  | 100 | kHz |
| VGLC Output-Voltage Low | I OUT $=10 \mathrm{~mA}$ |  |  | $\begin{gathered} \hline \text { VVGL + } \\ 0.25 \end{gathered}$ | V |
| VGLC Output-Voltage High | I OUT $=10 \mathrm{~mA}$ | $\begin{gathered} \mathrm{V}_{\mathrm{GHON}}- \\ 0.5 \end{gathered}$ |  |  | V |

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD

## ELECTRICAL CHARACTERISTICS (continued)

$\left(\mathrm{V}_{\mathrm{IN}}=+3 \mathrm{~V}\right.$, Circuit of Figure $1, \mathrm{~V}$ OPAS $=+8.5 \mathrm{~V}, \mathbf{T}_{\mathbf{A}}=\mathbf{- 4 0 ^ { \circ }} \mathbf{C}$ to $+\mathbf{8 5}{ }^{\circ} \mathrm{C}$, unless otherwise noted.) (Note 2)

| PARAMETER | CONDITIONS | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| CHARGE-SHARING FUNCTION |  |  |  |  |
| QS-to-CKH On-Resistance | $\begin{aligned} & V_{G H O N}=24 \mathrm{~V}, \mathrm{~V}_{\mathrm{VGL}}=-6 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{CKH}}=\mathrm{V}_{\mathrm{XCKH}}=10 \mathrm{~V}, \mathrm{CS}=\text { low } \end{aligned}$ |  | 400 | $\Omega$ |
| GHON - QS Switch Leakage Current | CS = low |  | 1 | mA |
| LOW-DROPOUT LINEAR REGULATOR |  |  |  |  |
| Dropout Voltage | $\mathrm{V}_{\text {IN }}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {LDOADJ }}=1.1 \mathrm{~V}, \mathrm{I}$ OUT $=0.35 \mathrm{~A}$ |  | 500 | mV |
| LDOADJ Feedback Voltage |  | 1.227 | 1.252 | V |
| Current Limit | VIN $=3.3 \mathrm{~V}, \mathrm{~V}$ LDOADJ $=1.0 \mathrm{~V}$ | 0.4 | 0.7 | A |
| LDOADJ Line Regulation | $\mathrm{V}_{\mathrm{IN}}=2.8 \mathrm{~V}$ to 5.5 V , $\mathrm{IOUT}=100 \mathrm{~mA} ; \mathrm{V}$ LDOO $=2.5 \mathrm{~V}$ |  | 0.3 | \%N |
| LDOADJ Load Regulation | I OUT $=1 \mathrm{~mA}$ to $300 \mathrm{~mA}, \mathrm{~V}$ LDOO $=2.5 \mathrm{~V}$ |  | 0.5 | \%N |
| DIGITAL INPUTS |  |  |  |  |
| ENA, CS, CK, XCK, ST Input High Level |  | 1.5 |  | V |
| ENA, CS, CK, XCK, ST Input Low Level |  |  | 0.6 | V |
| CS, ST, CK, XCK Input Current | CK, XCK, ST $=\mathrm{V}_{\text {IN }}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | -1 | +1 | $\mu \mathrm{A}$ |

Note 1: If VOPAS exceeds the overvoltage threshold, the part stops switching. As soon as VOPAS falls below the overvoltage theshold, LX is allowed to resume switching.
Note 2: $T_{A}=-40^{\circ} \mathrm{C}$ specifications are guaranteed by design, not production tested.

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD



## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD

## Typical Operating Characteristics (continued)

( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


LDO LINE REGULATION
vs. INPUT VOLTAGE


OPAS SUPPLY CURRENT
vs. TEMPERATURE

$R_{\text {COMP }}=56.2 \mathrm{k} \Omega$
$C_{C O M P}=1000 \mathrm{pF}$


OPAS SUPPLY CURRENT


OPERATIONAL AMPLIFIER FREQUENCY RESPONSE

vs. OPAS SUPPLY VOLTAGE


OPERATIONAL AMPLIFIER RAIL-TO-RAIL INPUT/OUTPUT WAVEFORMS


## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD



OPERATIONAL AMPLIFIER SMALL-SIGNAL STEP RESPONSE


200ns/div

CKH AND XCKH OUTPUT WAVEFORMS WITH LOGIC INPUT



4us/div

STH RISING EDGE PROPAGATION DELAY


## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD

Typical Operating Characteristics (continued)
( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


SCAN DRIVER OUTPUT FALL TIME


## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD

Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1 | OPAS | Operational Amplifier Supply Input. Connect to $\mathrm{V}_{\text {MAIN }}$ (Figure 1) and bypass to AGND with a $0.1 \mu \mathrm{~F}$ or greater ceramic capacitor. |
| 2 | POS | Operational Amplifier Noninverting Input |
| 3 | CS | Charge-Sharing Control Input. Charge sharing between the capacitive loads of CKH and XCKH occurs when CS is low. |
| 4 | XCK | Level-Shifter Input Signal. The XCK input controls the high-voltage XCKH output while CS is high. |
| 5 | CK | Level-Shifter Input Signal. The CK input controls the high-voltage CKH output while CS is high. |
| 6 | ST | Level-Shifter Input Signal. The ST input controls the high-voltage STH output. |
| 7 | GHON | Gate-On Supply. GHON is the positive supply voltage for the CKH, XCKH, STH, and VGLC highvoltage scan driver outputs. Bypass to PGND with a minimum of $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| 8 | STH | Start Pulse Level-Shifter Output |
| 9 | CKH | Level-Shifter Output. Whenever CS is high, CKH toggles between its high state (connected to GHON) and its low state (connected to VGL) as commanded by the CK input. Whenever CS is low, the CKH and XCKH drivers are high impedance and the capacitive loads attached to their outputs are connected together through an internal switch between CK and QS, and an external resistor connected between the QS and XCKH (RCS) to enable charge sharing between the two capacitive loads. |
| 10 | QS | Charge-Sharing Connection. Connect an external resistor between QS and XCKH. |
| 11 | XCKH | Level-Shifter Output. Whenever CS is high, XCKH toggles between its high state (connected to GHON) and its low state (connected to VGL) as commanded by the XCK input. Whenever CS is low, the CKH and XCKH drivers are high impedance and the capacitive loads attached to their outputs are connected together through an internal switch between CK and QS, and an external resistor connected between the QS and XCKH (RCS) to enable charge sharing between the two capacitive loads. |
| 12 | VGLC | VGL Charge-Sharing Voltage Output |
| 13 | VGL | Gate-Off Supply. VGL is the negative supply voltage for the CKH, XCKH, STH, and VGLC highvoltage driver outputs. Bypass to PGND with a minimum of $1 \mu \mathrm{~F}$ ceramic capacitor. |
| 14 | N.C. | No Connection |
| 15 | GD | Power-Off Sequence Control Output |
| 16 | $\overline{\mathrm{RST}}$ | Voltage Detector Open-Drain Output |
| 17 | REF | Reference Bypass Terminal. Bypass REF to AGND with a minimum of $0.22 \mu \mathrm{~F}$ capacitor close to the pins. |
| 18 | FBN | Gate-Off Linear-Regulator Feedback Input. Connect FBN to the center of a resistive voltage-divider between the regulator output and REF to set the gate-off linear regulator output voltage. |
| 19 | DRVN | Gate-Off Linear-Regulator Base Drive. Open drain of an internal p-channel MOSFET. Connect DRVN to the base of an external npn pass transistor. |
| 20 | CD | Voltage-Detector $\overline{\text { RST }}$ Delay Set. Connect a capacitor to the CD pin to program the $\overline{\operatorname{RST}}$ delay according to tDELAY $=120 \mathrm{k} \Omega \times \mathrm{CCD}(\mathrm{F})$. |

# DC－DC Converter with Integrated Scan Driver， VGL Controller，Op Amp，and LDO for TFT LCD 

Pin Description（continued）

| PIN | NAME | FUNCTION |
| :---: | :---: | :--- |
| 21 | VDET | Voltage Detector Input |
| 22 | SS | Step－Up Regulator Soft－Start Control |
| 23 | COMP | Compensation Pin for Error Amplifier．Connect a series RC from this pin to AGND．Typical values <br> are 56k $\Omega$ and 1000pF． |
| 24 | FB | Step－Up Regulator Feedback Pin．Reference voltage is 1．24V nominal．Connect an external <br> resistor－divider midpoint to FB and minimize trace area．Set VMAIN according to VMAIN＝1．24V <br> （1＋R1／R2）． |
| 25 | PGND | Power Ground．Source connection of the internal step－up regulator power switch． |
| 26 | LX | Switching Node．Connect inductor／catch diode here and minimize trace area for lowest EMI． |
| 27 | ENA | Chip－Enable Control and Overcurrent Protection（OCP）Set Input．When ENA＝low，the step－up <br> converter and op amp are disabled，but the LDO remains active and the level－shifter outputs are <br> high impedance． |
| 28 | IN | Step－Up Regulator and Low－Dropout Regulator Supply Pin．Bypass IN to AGND with a 1 14F or greater <br> ceramic capacitor． |
| 29 | LDOO | Internal Linear Regulator Output．Bypass LDOO to AGND with a 14F capacitor． |
| 30 | LDOADJ | Linear Regulator Feedback Input．Reference voltage is 1．24V nominal． |
| 31 | AGND | Analog Ground |
| 32 | OUT | Operational Amplifier Output |
| - | EP | Exposed Backside Pad．Connected to AGND． |

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD



Figure 1. MAX17103 Typical Operating Circuit

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD


tト'LZLLd-On甘/EOLLLXVW

Figure 2. MAX17103 Functional Diagram

# DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD 

## Typical Application Circuit


#### Abstract

The MAX17103 typical application circuit (Figure 1) generates a +8.5 V source-driver supply and approximately +23 V and -6 V gate-driver supplies for TFT displays. The input-voltage range for the IC is from +2.3 V to +5.5 V , but the circuit in Figure 1 is designed to run from 2.5 V to 3.6 V . Table 1 lists the recommended components and Table 2 lists the component suppliers.


## Table 1. Component List

| DESIGNATION | DESCRIPTION |
| :---: | :--- |
| C1, C2 | $1 \mu \mathrm{~F} \pm 10 \%, 16 \mathrm{~V}$ X5R ceramic capacitors (0603) <br> Murata GRM188R61C105K <br> TDK C1608X5R1C105K |
| C3 | $10 \mu \mathrm{~F} \pm 10 \%, 10 \mathrm{~V}$ XR ceramic capacitor (0805) <br> TDK C2012X5R1A106K <br> Murata GRM21BR61A106K |
| C4, C5, C6 | $10 \mu \mathrm{~F} \pm 10 \%, 16 \mathrm{~V}$ X5R ceramic capacitors (1206) <br> Taiyo Yuden EMK316BJ106KL <br> Murata GRM31CR61C106K |
| D1 | 1 A, 30V Schottky diode (S-Flat) <br> Central CMMSH1-40 <br> Nihon EP10QY03 <br> Toshiba CRSO2(TE85L) |
| D2, D3, D4 | 200mA, 100V dual diodes (SOT23) <br> Fairchild MMBD4148SE <br> Central CMPD7000 |
| L1 | $10 \mu H, ~ 1.85 A, 74.4 m \Omega$ inductor <br> (6mm x 6mm x 3mm) <br> Sumida CDRH5D28RHPNP-100M |
| Q1 | npn surface-mount transistor (SOT23) <br> Diodes Inc. MMBT3904 <br> Fairchild MMBT3904 |

## Table 2. Component Suppliers

| SUPPLIER | WEBSITE |
| :--- | :--- |
| Central Semiconductor Corp. | www.centralsemi.com |
| Diodes Inc. | www.diodes.com |
| Fairchild Semiconductor | www.fairchildsemi.com |
| Murata Electronics North <br> America, Inc. | www.murata-northamerica.com |
| Nihon Inter Electronics Corp. | www.niec.co.jp |
| Sumida Corp. | www.sumida.com |
| Taiyo Yuden | www.t-yuden.com |
| TDK Corp. | www.component.tdk.com |
| Toshiba America Electronic <br> Components, Inc. | www.toshiba.com/taec |

## Detailed Description

The MAX17103 includes a high-performance, step-up regulator, a 350mA low-dropout (LDO) linear regulator, a high-speed operational amplifier, a negative linear-regulator controller, and a high-voltage, level-shifting scan driver. Figure 2 shows the MAX17103 functional diagram.

## Step-Up Regulator

The step-up regulator employs a peak-current-mode control architecture with a fixed 1.2 MHz switching frequency that maximizes loop bandwidth and provides a fast-transient response to pulsed loads found in source drivers of TFT LCD panels. The high switching frequency allows the use of low-profile inductors and ceramic capacitors to minimize the thickness of LCD panel designs. The integrated high-efficiency MOSFET reduces the number of external components required. The output voltage can be set from ViN to 15 V with an external resistive voltage-divider.
The regulator controls the output voltage and the power delivered to the output by modulating the duty cycle (D) of the internal power MOSFET in each switching cycle. The duty cycle of the MOSFET is approximated by:

$$
\mathrm{D} \approx \frac{V_{\text {MAIN }}-V_{\mathbb{I N}}}{V_{\text {MAIN }}}
$$

Figure 3 shows the block diagram of the step-up regulator. An error amplifier compares the signal at FB to 1.24 V and changes the COMP output. The voltage at COMP determines the current trip point each time the internal MOSFET turns on. As the load varies, the error amplifier sources or sinks current to the COMP output accordingly to produce the inductor peak current necessary to service the load. To maintain stability at high duty cycles, a slope compensation signal is summed with the current-sense signal.
On the rising edge of the internal clock, the controller sets a flip-flop, turning on the $n$-channel MOSFET and applying the input voltage across the inductor. The current through the inductor ramps up linearly, storing energy in its magnetic field. Once the sum of the current-feedback signal and the slope compensation exceed the COMP voltage, the controller resets the flip-flop and turns off the MOSFET. Since the inductor current is continuous, a transverse potential develops across the inductor that turns on the diode (D1). The voltage across the inductor then becomes the difference between the output voltage and the input voltage. This discharge condition forces the current through the inductor to ramp back down, transferring the energy stored in the magnetic field to the output capacitor and the load. The MOSFET remains off for the rest of the clock cycle.

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD



Figure 3. Step-Up Regulator Block Diagram

## Undervoltage Lockout (UVLO)

The UVLO circuit compares the input voltage at IN with the UVLO threshold ( 2.0 V typ) to ensure that the input voltage is high enough for reliable operation. The 150 mV (typ) hysteresis prevents supply transients from causing a restart. Once the input voltage exceeds the UVLO rising threshold, startup begins. When the input voltage falls below the UVLO falling threshold, the controller turns off the main step-up regulator, the reference, the operational amplifier, and negative linearregulator controller.

## Overcurrent Protection

The step-up regulator features an adjustable cycle-bycycle current limit. The inductor current is sensed through the LX switch during the LX switch on-time. If the peak inductor current rises above the current-limit threshold set by RENA, the LX switch immediately turns off until the next switching cycle, effectively limiting the peak inductor current each cycle.

Soft-Start
The soft-start feature effectively limits the inrush current during startup by linearly ramping up the step-up regulator's peak switch current limit. The soft-start period terminates when either the output voltage reaches regulation or full current limit is reached. The soft-start capacitor (Css) is charged with a 4 mA (typ) current source such that a full current limit is reached when voltage across Css reaches 1.24 V .

## Fault Protection

The MAX17103 monitors OPAS for an overvoltage condition. If the OPAS voltage is above 17 V (typ), the MAX17103 disables the gate driver of the step-up regulator and prevents the internal MOSFET from switching. The OPAS overvoltage condition does not set the fault latch.
Anytime after the boost soft-start period, if $\mathrm{V}_{\mathrm{FB}}$ falls below 1.1V (typ) or if $\mathrm{V}_{\text {FBN }}$ rises above 420 mV (typ) for more than 160 ms (typ), the controller turns off all outputs, except LDOO and REF, until the input voltage is cycled off then on again.

# DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD 

## Operational Amplifier

The MAX17103 has an operational amplifier that is typically used to drive the LCD backplane (VCOM) or the gamma-correction-divider string. The operational amplifier features $\pm 200 \mathrm{~mA}$ output short-circuit current, $12 \mathrm{~V} / \mathrm{\mu s}(\mathrm{~min})$ slew rate, and 12 MHz (typ) bandwidth. While the op amp is a rail-to-rail input and output design, its accuracy is significantly degraded for input voltages within 1 V of its supply rails (OPAS and AGND).

## Short-Circuit Current Limit

The operational amplifier limits short-circuit current to approximately $\pm 200 \mathrm{~mA}$ if the output is directly shorted to OPAS or to AGND. If the short-circuit condition persists, the junction temperature of the IC rises until it reaches the thermal-shutdown threshold ( $+160^{\circ} \mathrm{C}$ typ). Once the junction temperature reaches the thermalshutdown threshold, an internal thermal sensor immediately shuts down all outputs until the input voltage is cycled off then on again.

## Driving Pure Capacitive Loads

The operational amplifier is typically used to drive the LCD backplane (VCOM) or the gamma-correction divider string. The LCD backplane consists of a distributed series capacitance and resistance, a load that can be easily driven by the operational amplifier. However, if the operational amplifier is used in an application with
a pure capacitive load, steps must be taken to ensure stable operation. As the operational amplifier's capacitive load increases, the amplifier's bandwidth decreases and gain peaking increases. A $5 \Omega$ to $50 \Omega$ small resistor placed between VCOM and the capacitive load reduces peaking, but also reduces the gain. An alternative method of reducing peaking is to place a series RC network (snubber) in parallel with the capacitive load. The RC network does not continuously load the output or reduce the gain. Typical values of the resistor are between $100 \Omega$ and $200 \Omega$ and the typical value of the capacitor is 10 pF .

## High-Voltage Level-Shifting Scan Driver

The MAX17103 includes a high-voltage (40V) levelshifting scan driver that includes logic functions necessary to drive row driver functions on the panel glass (Figure 4). The driver outputs (XCK, CKH, and STH) swing between their power-supply rails (GHON and VGL) according to the input logic levels on the block's inputs (CK, XCK, CS, and ST) and by internal logic used during power-up and power-down. CKH and XCKH are normally complementary scan-clock outputs and STH is the output scan start signal.
The state of the CKH, XCKH, and STH scan-driver outputs and the internal charge-sharing switch (SWCS) shown in Figure 4 are determined by the input logic levels CK, XCK, CS, and ST as shown in Tables 3 and 4.


Figure 4. Scan Driver System Diagram

# DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD 

Except during power-up and power-down, the CKH and XCKH outputs are determined by the state of their corresponding inputs (CK and XCK) while the CS input is high. While the CS input is low, the CKH and XCKH driver outputs are high impedance regardless of the state of their corresponding inputs and the charge-sharing switch (SWCS) is closed, connecting the CKH and XCKH outputs together to allow charge sharing between the capacitive loads connected to the two outputs.
During power-up, until VMAIN has exceeded $90 \%$ of its regulation voltage for more than 64 ms , the CKH and XCKH driver outputs are driven toward VVGL if their corresponding inputs are driven low, or the CKH and XCKH driver outputs become high impedance if their corresponding inputs are driven high. Also, SWCS remains open regardless of the state of the CS input until VMAIN has exceeded $90 \%$ of its regulation voltage for more than 64ms.
During power-down, VIN or VLDO is monitored at VDET by the voltage detector (see the Voltage Detector section). Once either VVDET falls below 1.1V or VIN falls
below 2.0V (typ), the CKH and XCK outputs are driven to VGHON regardless of the state of the CK and XCK inputs to discharge the panel.
The STH driver output is determined by the ST input except during power-down. During power-down, if VMAIN has exceeded $90 \%$ of its regulation voltage for more than 64 ms prior to the power-down, the STH output goes high impedance during the power-down once either VVDET falls below 1.1 V or V IN falls below 2.0 V (typ).

Table 3. STH Logic

| CONDITIONS |  | INPUT | OUTPUT |
| :---: | :---: | :---: | :---: |
| VMAIN has exceeded <br> $90 \%$ of its regulation <br> voItage for more than <br> 64 ms | VVDET falls <br> below 1.1V or VIN <br> falls below 2.0V | ST | STH |
| No | X | L | VGL |
| No | X | H | GHON |
| Yes | No | L | VGL |
| Yes | No | H | GHON |
| Yes | Yes | X | High-Z |

$H=$ High, $L=$ Low, High- $Z=$ High impedance, $X=$ Don't care.

Table 4. CKH, XCKH, and SWCS Logic

| CONDITIONS |  | INPUTS |  |  | OUTPUTS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VMAIN has exceeded 90\% <br> of its regulation voltage <br> for more than 64ms | VVDET falls below <br> 1.1V or VIN falls <br> below 2.0V | CS | CK | XCK | SWCS | CKH | XCKH |
| No | X | X | L | L | Open | VGL | VGL |
| No | X | X | L | H | Open | VGL | High-Z |
| No | X | X | H | L | Open | High-Z | VGL |
| No | X | X | H | H | Open | High-Z | High-Z |
| Yes | No | L | X | X | Closed | High-Z | High-Z |
| Yes | No | H | L | L | Open | VGL | VGL |
| Yes | No | H | L | H | Open | VGL | GHON |
| Yes | No | H | H | L | Open | GHON | VGL |
| Yes | No | H | H | H | Open | GHON | GHON |
| Yes | Yes | X | X | X | Open | GHON | GHON |

$H=$ High, $L=$ Low, High- $Z=$ High impedance, $X=$ Don't care .

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD

The CK and XCK inputs are normally configured to drive the CKH and XCKH outputs complementary as shown in Figure 5. The CS input is normally configured to be driven low for a period of time that overlaps the CK and XCK input transitions. While CS is low, the CKH and XCKH outputs are high impedance and the internal charge-sharing switch (SWCS) is closed such that charge is transferred from one load capacitance to the
other load capacitance through an external resistor connected between QS and XCKH (see Figure 4). This transfer of charge allows CKH and XCKH to complete part of their transitions between the VGL and GHON power rails without drawing power from the power rails during this portion of the transition. This reduces the total power required from GHON and VGL to complete the remainder of the outputs' transitions.


Figure 5. Scan Driver System Timing Utilizing Charge Sharing Between the CKH and XCKH Outputs

# DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD 

## VGLC and GD

During power-up, the VGLC level-shifter output is high impedance until VMAIN has exceeded $90 \%$ of its regulation voltage for more than 64 ms , then is driven to VGL until power-down. During power-down, once either VDET falls below 1.1V (see the Voltage Detector section) or VIN falls below 2.0V (typ), VGLC is driven to GHON and GD is pulled low to turn on an external p-channel MOSFET connected between GHON and the panel.
Table 5. VGLC and GD Logic

| CONDITIONS |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: |
| VMAIN has exceeded <br> 90\% of its regulation <br> voltage for more than <br> 64 ms | VVDET falls <br> below 1.1V or <br> VIN falls below <br> 2.0 l | VGLC | GD |
| No | X | High-Z | GHON |
| Yes | No | VGL | GHON |
| Yes | Yes | GHON | GHON - <br> $11 V$ (typ) |

$X=$ Don't care, High-Z $=$ High impedance.

The voltage detector monitors either VIN or VLDOO to generate a logic-low system reset signal ( $\overline{\mathrm{RST}})$ and to discharge the panel once the voltage being monitored falls below a desired threshold. The voltage being monitored is sensed through a resistor-divider whose midpoint is connected to VDET. Once VVDET falls below $1.1 \mathrm{~V}, \overline{\mathrm{RST}}$ is immediately pulled low and the panel is discharged by driving the level-shifter outputs CKH, XCKH, and VGLC to VGHON, and by pulling GD low to turn on an external MOSFET connected between GHON and the panel. At power-up, $\overline{\mathrm{RST}}$ is held low by the voltage detector such that $\overline{\mathrm{RST}}$ is not released until a time delay set by CCD passes after VDET has reached $1.15 \mathrm{~V}(1.1 \mathrm{~V}+50 \mathrm{mV}$ hysteresis).
Figure 6 shows the voltage-detector configuration that is also used in the typical application circuit (Figure 1). Figure 7 shows the power-up and power-down voltagedetector timing of the configuration used in Figure 6.


Figure 6. Typical Voltage-Detector Configuration

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD



Figure 7. Voltage-Detector Power-Up and Power-Down Timing

Low-Dropout Linear Regulator (LDO)
The MAX17103 has an integrated $0.8 \Omega$ pass element and can provide at least 350 mA . The output voltage is accurate within $\pm 1 \%$.

## Gate-Off Linear-Regulator Controller

The negative linear controller provides a regulated gateoff voltage (VGL) for the TFT-LCD gate drivers by con-
trolling the base drive current to an npn transistor typically connected to an unregulated negative charge pump as shown in Figure 1. The guaranteed base drive current that can be provided by DRVN is at least 1 mA . During power-up, DRVN is prevented from providing base current to the npn transistor until 32 ms after Vmain has reached $90 \%$ of its regulation voltage, keeping VGL off until this time.

# DC－DC Converter with Integrated Scan Driver， VGL Controller，Op Amp，and LDO for TFT LCD 


#### Abstract

Thermal－Overload Protection When the junction temperature exceeds $\mathrm{T}_{\mathrm{J}}=+160^{\circ} \mathrm{C}$ （typ），a thermal sensor activates a fault－protection latch， which shuts down all outputs，allowing the IC to cool down．All outputs remain off until the IC cools and the input voltage is cycled below，then back above the IN UVLO threshold． The thermal－overload protection protects the IC in the event of fault conditions．For continuous operation，do not exceed the absolute maximum junction temperature rating of $\mathrm{T} J=+150^{\circ} \mathrm{C}$ ．


Design Procedure
Main Step－Up Regulator
Inductor Selection

The minimum inductance value，peak current rating，and series resistance are factors to consider when selecting the inductor．These factors influence the converter＇s effi－ ciency，maximum output load capability，transient－ response time，and output－voltage ripple．Physical size and cost are also important factors to be considered．
The maximum output current，input voltage，output volt－ age，and switching frequency determine the inductor value．Very high inductance values minimize the current ripple and therefore reduce the peak current，which decreases core losses in the inductor and I2R losses in the entire power path．However，large inductor values also require more energy storage and more turns of wire，which increase physical size and can increase I2R losses in the inductor．Low inductance values decrease the physical size，but increase the current ripple and peak current．Finding the best inductor involves choos－ ing the best compromise between circuit efficiency， inductor size，and cost．
The equations used here include a constant called LIR， which is the ratio of the inductor peak－to－peak ripple current to the average DC inductor current at the full－ load current．The best trade－off between inductor size and circuit efficiency for step－up regulators generally has an LIR between 0.3 and 0．5．However，depending on the AC characteristics of the inductor core material and ratio of inductor resistance to other power－path resistances，the best LIR can shift up or down．If the inductor resistance is relatively high，more ripple can be accepted to reduce the number of turns required and increase the wire diameter．If the inductor resis－ tance is relatively low，increasing inductance to lower the peak current can decrease losses throughout the power path．If extremely thin high－resistance inductors are used，as is common for LCD panel applications，the best LIR can increase to between 0.5 and 1．0．

Once a physical inductor is chosen，higher and lower values of the inductor should be evaluated for efficiency improvements in typical operating regions．
In the typical operating circuit of Figure 1，the LCD＇s gate－on supply voltage is generated from an unregulat－ ed positive charge pump and the gate－off supply volt－ age is generated from a regulated negative charge pump controlled by the gate－off linear regulator．Both charge pumps are driven by the step－up regulator＇s $L X$ node；therefore，the additional load on LX must be con－ sidered in the inductance and current calculations．The effective maximum output current，IMAIN（EFF）becomes the sum of the maximum load current of the step－up regulator＇s output plus the contributions from the posi－ tive and negative charge pumps：

$$
I_{\mathrm{MAIN}(\mathrm{EFF})}=\mathrm{I}_{\mathrm{MAIN}(\mathrm{MAX})}+\mathrm{n}_{\mathrm{VN}} \times \mathrm{I}_{\mathrm{VN}}+\left(\mathrm{n}_{\mathrm{VP}}+1\right) \times \mathrm{I}_{\mathrm{VP}}
$$

where $\operatorname{IMAIN}(\mathrm{MAX})$ is the maximum step－up output cur－ rent，nVN is the number of negative charge－pump stages，nvp is the number of positive charge－pump stages，IVN is the negative charge－pump output cur－ rent，and IVP is the positive charge－pump output cur－ rent，assuming the initial pump source for IVP is VMAIN．
Calculate the approximate inductor value using the typ－ ical input voltage（ $\mathrm{V}_{\mathrm{IN}}$ ），the maximum output current （IMAIN（EFF）），the expected efficiency（ $\eta$ TYP）taken from an appropriate curve in the Typical Operating Characteristics，the desired switching frequency（foSC）， and an estimate of LIR based on the above discussion：

$$
L=\left(\frac{V_{I N}}{V_{\mathrm{MAIN}}}\right)^{2}\left(\frac{\mathrm{~V}_{\mathrm{MAIN}}-\mathrm{V}_{\mathrm{IN}}}{\mathrm{I}_{\mathrm{MAIN}(\mathrm{EFF})} \times \mathrm{f}_{\mathrm{OSC}}}\right)\left(\frac{\eta_{\mathrm{TYP}}}{\mathrm{LIR}}\right)
$$

Choose an available inductor value from an appropriate inductor family．Calculate the maximum DC input cur－ rent at the minimum input voltage $\mathrm{V}_{\mathrm{IN}}(\mathrm{MIN})$ using con－ servation of energy and the expected efficiency at that operating point（ $\mathrm{\eta} \mathrm{MIN}$ ）taken from an appropriate curve in the Typical Operating Characteristics：

$$
I_{\operatorname{IN}(\mathrm{DC}, \mathrm{MAX})}=\frac{I_{\mathrm{MAIN}(\mathrm{EFF})} \times \mathrm{V}_{\mathrm{MAIN}}}{\mathrm{~V}_{\mathrm{IN}(\mathrm{MIN})} \times \eta_{\mathrm{MIN}}}
$$

Calculate the ripple current at that operating point and the peak current required for the inductor：

$$
\begin{gathered}
\mathrm{I}_{\text {RIPPLE }}=\frac{\mathrm{V}_{\mathrm{IN}(\mathrm{MIN})} \times\left(\mathrm{V}_{\mathrm{MAIN}}-\mathrm{V}_{\mathrm{IN}(\mathrm{MIN})}\right)}{L \times \mathrm{V}_{\mathrm{MAIN}} \times \mathrm{f}_{\mathrm{OSC}}} \\
\mathrm{I}_{\text {PEAK }}=\mathrm{I}_{\mathrm{IN}(\mathrm{DC}, \mathrm{MAX})}+\frac{\mathrm{I}_{\mathrm{RIPPLE}}}{2}
\end{gathered}
$$

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD

The inductor's saturation current rating and the MAX17103 LX current limit should exceed IPEAK and the inductor's DC current rating should exceed IIN(DC,MAX). For good efficiency, choose an inductor with less than $0.1 \Omega$ series resistance.
Considering the typical operating circuit, the maximum load current (IMAIN(MAX)) is 250 mA , with an 8.5 V output and a typical input voltage of 3.3 V . The effective fullload step-up current is:

$$
I_{\text {MAIN (EFF) }}=250 \mathrm{~mA}+1 \times 10 \mathrm{~mA}+(2+1) \times 10 \mathrm{~mA}=290 \mathrm{~mA}
$$

Choosing an LIR of 0.2 and estimating efficiency of $85 \%$ at this operating point:

$$
\mathrm{L}=\left(\frac{3.3 \mathrm{~V}}{8.5 \mathrm{~V}}\right)^{2}\left(\frac{8.5 \mathrm{~V}-3.3 \mathrm{~V}}{0.29 \mathrm{~A} \times 1.2 \mathrm{MHz}}\right)\left(\frac{0.85}{0.2}\right) \approx 9.6 \mu \mathrm{H}
$$

A $10 \mu \mathrm{H}$ inductor is chosen. Then, using the circuit's minimum input voltage (3.0V) and estimating efficiency of $80 \%$ at that operating point:

$$
I_{\mathrm{IN}(\mathrm{DC}, \mathrm{MAX})}=\frac{0.29 \mathrm{~A} \times 8.5 \mathrm{~V}}{3 \mathrm{~V} \times 0.8} \approx 1.03 \mathrm{~A}
$$

The ripple current and the peak current at that input voltage are:

$$
\begin{gathered}
\mathrm{I}_{\text {RIPPLE }}=\frac{3 \mathrm{~V} \times(8.5 \mathrm{~V}-3 \mathrm{~V})}{10 \mu \mathrm{H} \times 8.5 \mathrm{~V} \times 1.2 \mathrm{MHz}} \approx 0.162 \mathrm{~A} \\
\mathrm{I}_{\text {PEAK }}=1.03 \mathrm{~A}+\frac{0.162 \mathrm{~A}}{2}=1.11 \mathrm{~A}
\end{gathered}
$$

Peak Inductor Current-Limit Setting
The inductor peak current limit can be adjusted up to 2A (max) by choosing the appropriate RENA resistor as configured in Figure 1 by the following:

$$
\mathrm{R}_{\mathrm{ENA}} \approx \frac{\left(\mathrm{~V}_{\mathrm{LDOO}}-1.25 \mathrm{~V}\right)(80000)}{\mathrm{I}_{\mathrm{OCP}}}
$$

The above threshold set by RENA varies depending on the step-up converter's input voltage, output voltage, and duty cycle.

## Output Capacitor Selection

The total output-voltage ripple has two components: the capacitive ripple caused by the charging and discharging of the output capacitance, and the ohmic ripple due to the capacitor's equivalent series resistance (ESR):

$$
\begin{aligned}
& V_{\text {RIPPLE }}=V_{\operatorname{RIPPLE}(\mathrm{C})}+V_{\mathrm{RIPPLE}(\mathrm{ESR})} \\
& V_{\mathrm{RIPPLE}(\mathrm{C})} \approx \frac{I_{\mathrm{MAIN}}}{\mathrm{C}_{\mathrm{OUT}}}\left(\frac{V_{\mathrm{MAIN}}-V_{\text {IN }}}{V_{\mathrm{MAIN}}{ }^{f} \mathrm{OSC}}\right)
\end{aligned}
$$

and:

$$
V_{\text {RIPPLE(ESR) }} \approx I_{\text {PEAK }} R_{\text {ESR(COUT })}
$$

where IPEAK is the peak inductor current (see the Main Step-Up Regulator Inductor Selection section). For ceramic capacitors, the output-voltage ripple is typically dominated by $V_{\text {RIPPLE }}(\mathrm{C})$. The voltage rating and temperature characteristics of the output capacitor must also be considered.

## Input Capacitor Selection

The input capacitor (C3) reduces the current peaks drawn from the input supply and reduces noise injection into the IC. A $10 \mu \mathrm{~F}$ ceramic capacitor is used in the typical operating circuit (Figure 1) because of the high source impedance seen in typical lab setups. Actual applications usually have much lower source impedance since the step-up regulator often runs directly from the output of another regulated supply.

## Rectifier Diode

The MAX17103 high switching frequency demands a high-speed rectifier. Schottky diodes are recommended for most applications because of their fast recovery time and low forward voltage. In general, a 1A Schottky diode complements the internal MOSFET well.

## Output-Voltage Selection

The output voltage of the main step-up regulator is adjusted by connecting a resistive voltage-divider from the output (VMAIN) to AGND with the center tap connected to FB (see Figure 1). Select R8 in the $10 k \Omega$ to $50 \mathrm{k} \Omega$ range. Calculate R 7 using the following equation:

$$
\mathrm{R} 1=\mathrm{R} 2 \times\left(\frac{\mathrm{V}_{\mathrm{MAIN}}}{1.24 \mathrm{~V}}-1\right)
$$

Place R1 and R2 close to the IC.

# DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD 


#### Abstract

Loop Compensation Choose Rcomp to set the high-frequency integrator gain for fast-transient response. Choose CCOMP to set the integrator zero to maintain loop stability. For low-ESR output capacitors, use the following equations to obtain stable performance and good transient response:


$$
\begin{aligned}
& \mathrm{R}_{\mathrm{COMP}} \approx \frac{400 \times \mathrm{V}_{\text {IN }} \times \mathrm{V}_{\mathrm{MAIN}} \times \mathrm{C}_{\mathrm{OUT}}}{\mathrm{~L} \times \mathrm{I}_{\mathrm{MAIN}(\mathrm{MAX})}} \\
& \mathrm{C}_{\mathrm{COMP}} \approx \frac{40 \times \mathrm{V}_{\mathrm{MAIN}} \times \mathrm{L} \times \mathrm{I}_{\mathrm{MAIN}(\mathrm{MAX})}}{\left(\mathrm{V}_{\mathrm{IN}}\right)^{2} \times \mathrm{R}_{\mathrm{COMP}}}
\end{aligned}
$$

To further optimize transient response, vary RCOMP in $20 \%$ steps and Ccomp in $50 \%$ steps while observing transient-response waveforms.

## LDO Output Voltage

The output voltage of the LDO is adjusted by connecting a resistive voltage-divider from the output (VLDOO) to AGND with the center tap connected to LDOADJ (see Figure 1). Select R8 in the $10 \mathrm{k} \Omega$ to $50 \mathrm{k} \Omega$ range. Calculate R7 with the following equation:

$$
\mathrm{R} 7=\mathrm{R} 8 \times\left(\frac{\mathrm{V}_{\mathrm{LDOO}}}{1.24 \mathrm{~V}}-1\right)
$$

Place R7 and R8 close to the IC.
Connect a $1 \mu \mathrm{~F}$ low equivalent-series-resistance (ESR) capacitor between LDOO and AGND to ensure stability and to provide good output-transient performance.

## Input-Voltage Detector

Adjust the falling-edge threshold (VDETECT(FALLING)) of the voltage being monitored (VDETECT) by connecting a resistive voltage-divider from VDETECT to AGND with the center tap connected to VDET. Select R6 in the $10 \mathrm{k} \Omega$ to $1000 \mathrm{k} \Omega$ range. Calculate R5 with the following equation:

$$
\mathrm{R} 5=\mathrm{R} 6 \times\left(\frac{\mathrm{V}_{\mathrm{DETECT}(\mathrm{FALLING})}}{1.1 \mathrm{~V}}-1\right)
$$

Place R5 and R6 close to the IC. Due to the 50mV hysteresis of the voltage-detector comparator, the risingedge threshold (VDETECT(RISING)) is related to the falling-edge threshold set above by:

$$
\mathrm{V}_{\mathrm{DETECT}(\mathrm{RISING})}=\mathrm{V}_{\mathrm{DETECT}(\mathrm{FALLING})}+50 \mathrm{mV} \times\left(1+\frac{\mathrm{R} 5}{\mathrm{R} 6}\right)
$$

Adjust the delay between the time VDETECT has reached its rising threshold set by R5 and R6 above and the time $\overline{\mathrm{RST}}$ goes high by connecting a capacitor between CD and AGND with the following equation:

$$
\mathrm{C}_{\mathrm{CD}}=\frac{\mathrm{T}_{\mathrm{DELAY}}}{120 \mathrm{k} \Omega}
$$

Gate-Off Linear-Regulator Controller
The output voltage of the negative linear regulator is adjusted by connecting a resistive voltage-divider from VVGL to REF with the center tap connected to FBN (see Figure 1). Select R10 in the $10 \mathrm{k} \Omega$ to $50 \mathrm{k} \Omega$ range. Calculate R9 using the following equation:

$$
\mathrm{R} 9=\frac{\left|\mathrm{V}_{\mathrm{VGL}}\right|}{1.24 \mathrm{~V}} \times \mathrm{R} 10
$$

Place R9 and R10 close to the IC.

## Applications Information

Power Dissipation
An IC's maximum power dissipation depends on the thermal resistance from the die to the ambient environment and the ambient temperature. The thermal resistance depends on the IC package, PCB copper area, other thermal mass, and airflow.
The MAX17103, with its exposed backside paddle soldered to $1 \mathrm{in}^{2}$ of PCB copper, can dissipate approximately 1990 mW into $+70^{\circ} \mathrm{C}$ still air. More PCB copper, cooler ambient air, and more airflow increase the possible dissipation, while less copper or warmer air decreases the IC's dissipation capability. The major components of power dissipation are the power dissipated in the step-up regulator and the power dissipated by the operational amplifier.
The MAX17103's largest on-chip power dissipation occurs in the step-up switch, the VCOM amplifier, the LDO, and the high-voltage scan-driver outputs.

## Step-Up Regulator

The largest portions of the power dissipated by the step-up regulator are the internal MOSFET, the inductor, and the output diode. If the step-up regulator with 3.3 V input and 290 mA output has approximately $85 \%$ efficiency, approximately $5 \%$ of the power is lost in the internal MOSFET, approximately $3 \%$ in the inductor, and approximately $5 \%$ in the output diode. The remaining few percent are distributed among the input and output capacitors and the PCB traces. If the input power is about 2.8 W , the power lost in the internal MOSFET is approximately 140 mW .

# DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD 

## Operational Amplifier

The power dissipated in the operational amplifier depends on the output current, the output voltage, and the supply voltage:

$$
\begin{gathered}
\mathrm{PD}_{\text {SOURCE }}=I_{\text {VCOM_SOURCE }} \times\left(\mathrm{V}_{\text {AVDD }}-\mathrm{V}_{\mathrm{VCOM}}\right) \\
\left.\mathrm{PD}_{\text {SINK }}=I_{\mathrm{VCOM}}\right) \\
\text { SINK }
\end{gathered} \times \mathrm{V}_{\mathrm{VCOM}}
$$

where IVCOM_SOURCE is the output current sourced by the operational amplifier, and IVCOM_SINK is the output current that the operational amplifier sinks. In a typical case where the supply voltage is 8.5 V and the output voltage is 4.25 V with an output source current of 30 mA , the power dissipated is 128 mW .

## LDO

The power dissipated in the LDO depends on the LDO's output current, input voltage, and output voltage:

$$
\mathrm{PD}_{\mathrm{LDO}}=\mathrm{I}_{\mathrm{LDOO}} \times\left(\mathrm{V}_{\mathrm{LIN}}-\mathrm{V}_{\mathrm{LDOO}}\right)
$$

## Scan Driver Outputs

The power dissipated by the scan-driver outputs (CKH, XCKH, and STH) depends on the scan frequency, the capacitive load, and the difference between the GHON and VGL supply voltages:

$$
\mathrm{PD}_{\mathrm{SCAN}}=3 \times \mathrm{f}_{\mathrm{SCAN}} \times \mathrm{C}_{\mathrm{PANEL}} \times\left(\mathrm{V}_{\mathrm{GHON}}-\mathrm{V}_{\mathrm{VGL}}\right)^{2}
$$

If the scan frequency is 50 kHz , the load of the three outputs is 3.4 nF , and the supply voltage difference is 30 V , then the power dissipated is 459 mW .

PCB Layout and Grounding
Careful PCB layout is important for proper operation. Use the following guidelines for good PCB layout:

1) Minimize the area of high-current loops by placing the inductor, output diode, and output capacitors near the input capacitors and near LX and PGND. The high-current input loop goes from the positive terminal of the input capacitor to the inductor, to the IC's LX pin, out of PGND, and to the input capacitor's negative terminal. The high-current output loop is from the positive terminal of the input capacitor to the inductor, to the output diode (D1), to the positive
terminal of the output capacitors, reconnecting between the output capacitor and input capacitor ground terminals. Connect these loop components with short, wide connections. Avoid using vias in the high-current paths. If vias are unavoidable, use many vias in parallel to reduce resistance and inductance.
2) Create a power ground island (PGND) consisting of the input and output capacitor grounds, PGND pin, and any charge-pump components. Connect all these together with short, wide traces or a small ground plane. Maximizing the width of the power ground traces improves efficiency and reduces output voltage ripple and noise spikes. Create an analog ground plane (AGND) consisting of the AGND pin, all the feedback-divider ground connections, the operational-amplifier-divider ground connections, the COMP capacitor ground connection, the AVDD capacitor ground connection, and the device's exposed backside pad. Connect the AGND and PGND islands by connecting the PGND pin directly to the exposed backside pad. Make no other connections between these separate ground planes.
3) Place the feedback-voltage-divider resistors as close as possible to the feedback pin. The divider's center trace should be kept short. Placing the resistors far away causes the FB trace to become an antenna that can pick up switching noise. Care should be taken to avoid running the feedback trace near LX or the switching nodes in the charge pumps.
4) Place $I N$ pin bypass capacitors as close as possible to the device. The ground connections of the $I N$ bypass capacitor should be connected directly to the AGND pin with a wide trace.
5) Minimize the length and maximize the width of the traces between the output capacitors and the load for best transient responses.
6) Minimize the size of the LX node while keeping it wide and short. Keep the LX node away from the feedback node and analog ground. Use DC traces as shields, if necessary.
Refer to the MAX17103 evaluation kit for an example of proper board layout.

## DC-DC Converter with Integrated Scan Driver, VGL Controller, Op Amp, and LDO for TFT LCD

Pin Configuration


Chip Information
PROCESS: BiCMOS

Package Information
For the latest package outline information and land patterns, go to www.maxim-ic.com/packages.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. |
| :---: | :---: | :---: |
| 32 TQFN-EP | T3255N-1 | $\underline{\mathbf{2 1 - 0 1 4 0}}$ |

